-
Notifications
You must be signed in to change notification settings - Fork 2
/
Copy pathj_mandelbrot.asm
613 lines (518 loc) · 14.1 KB
/
j_mandelbrot.asm
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
include gd32vf103.asm
# No IRQs enables, hence we need no ISR tables
# and the code starts right away at 0 offset which
# is the RESET vector!
RAM = 0x20000000
MEM_SIZE = 0x8000
STACK = RAM + MEM_SIZE
#==============================================
sp_init:
li sp, STACK
main:
jal rcu_init
jal disable_jtag
jal dp_init
jal dp_on
j mandelbrot
#==============================================
disable_jtag:
li a5, RCU_BASE_ADDR
li a3, RCU_APB2EN_AFEN
lw a4, RCU_APB2EN_OFFSET(a5)
ori a4, a4, RCU_APB2EN_AFEN #enable AF functions to disable JTAG on PA14
sw a4, RCU_APB2EN_OFFSET(a5)
#see 5.3.7. APB2 enable register (RCU_APB2EN)
#and https://forum.seeedstudio.com/t/longan-nano-pa14-ipu-not-working/255571/2
#AFIO_PCF0 = (AFIO_PCF0 & 0xF8FFFFFF) | 0x04000000;
li a5,AFIO_BASE_ADDR
AFIO_PCF0_OFFSET = 4
#26:24 SWJ_CFG[2:0]
#100: JTAG-DP Disabled
lw a4, AFIO_PCF0_OFFSET(a5)
li a3, 0xF8FFFFFF
and a4, a4, a3
li a3, 0x04000000
or a4, a4, a3
sw a4, AFIO_PCF0_OFFSET(a5)
ret
rcu_init:
li a5, RCU_BASE_ADDR
lw a4, RCU_CFG0_OFFSET(a5)
#first mask out relevant bits
li a3, ~( RCU_CFG0_PLLMF_Msk | RCU_CFG0_PLLSEL | RCU_CFG0_AHBPSC_Msk | RCU_CFG0_APB2PSC_Msk | RCU_CFG0_APB1PSC_Msk)
and a4, a4, a3
#set core clock!
li a0, (RCU_CFG0_PLLMF_MUL27 | RCU_CFG0_APB1PSC_DIV2)
or a0, a4, a0
sw a0, RCU_CFG0_OFFSET(a5)
lw a4, RCU_CTL_OFFSET(a5)
li a3, RCU_CTL_PLLEN
or a4, a4, a3
sw a4, RCU_CTL_OFFSET(a5)
rcu_sysclk_pll_irc8m_loop1:
lw a4, RCU_CTL_OFFSET(a5)
slli a3, a4, 6 #while (!(RCU->CTL & RCU_CTL_PLLSTB))
bgez a3, rcu_sysclk_pll_irc8m_loop1 #wait until PLL is stable
#RCU->CFG0 = (RCU->CFG0 & ~RCU_CFG0_SCS_Msk) | RCU_CFG0_SCS_PLL;
lw a4, RCU_CFG0_OFFSET(a5)
andi a4, a4, ~RCU_CFG0_SCS_Msk
ori a4, a4, RCU_CFG0_SCS_PLL
sw a4, RCU_CFG0_OFFSET(a5)
li a4, RCU_CFG0_SCSS_PLL
rcu_sysclk_pll_irc8m_loop2:
lw a3, RCU_CFG0_OFFSET(a5) #wait until PLL is selected as system clock
andi a3, a3, RCU_CFG0_SCSS_Msk #while ((RCU->CFG0 & RCU_CFG0_SCSS_Msk) != RCU_CFG0_SCSS_PLL)
bne a3, a4, rcu_sysclk_pll_irc8m_loop2
ret
#=================================================
dp__setbox:
addi sp,sp,-16
sw ra,0(sp)
addi s0, a3, 25
addi s1, a2, 26
addi s2, a1, 0
addi s3, a0, 1
li a0, 0x2a #column addres 0x2a
jal dp__cmd
#s3 assumed to be 16bit here!
#column start
#srli a0,s3,8
#andi a0,a0,255
li a0, 0 #high byte always 0 for longan nano LCD!
jal dp__write
andi a0, s3, 255
jal dp__write
#column end
#srli a0,s2,8
#andi a0,a0,255
li a0, 0
jal dp__write
andi a0, s2, 255
jal dp__write
li a0, 0x2b #row address 0x2b
jal dp__cmd
#16 bit row start
#srli a0,s1,8
#andi a0,a0,255
li a0, 0
jal dp__write
andi a0, s1, 255
jal dp__write
#row end
#srli a0,s0,8
#andi a0,a0,255
li a0, 0
jal dp__write
andi a0, s0, 255
jal dp__write
li a0, 0x2c #mem write
jal dp__cmd #0x2c
lw ra, 0(sp)
addi sp, sp, 16
ret
#=================================================
dp_init:
addi sp, sp, -16
sw ra, 0(sp)
#RCU->APB2EN |= RCU_APB2EN_PAEN | RCU_APB2EN_PBEN;
li s0, RCU_BASE_ADDR
lw a5, RCU_APB2EN_OFFSET(s0)
ori a5, a5, ( (1<<RCU_APB2EN_PAEN_BIT) | (1<<RCU_APB2EN_PBEN_BIT))
sw a5, RCU_APB2EN_OFFSET(s0)
#RCU->APB2EN |= RCU_APB2EN_AFEN | RCU_APB2EN_SPI0EN;
lw a4, RCU_APB2EN_OFFSET(s0)
li a5, ((1<<RCU_APB2EN_AFEN_BIT) | (1<<RCU_APB2EN_SPI0EN_BIT))
or a4, a4, a5
sw a4, RCU_APB2EN_OFFSET(s0)
#gpio_pin_set(DP_CS);
li s2, GPIO_BASE_ADDR_B
li s5, DP_CS
sw s5, GPIO_BOP_OFFSET(s2)
#gpio_pin_config(DP_CS, GPIO_MODE_PP_50MHZ);
li a1, GPIO_MODE_PP_50MHZ
li s5, 2
jal gpio_pin_config #000103f0
#activate reset
li s5, DP_RST
sw s5, GPIO_BC_OFFSET(s2) #CLEAR
li a1, GPIO_MODE_PP_50MHZ
li s5, 1#17
jal gpio_pin_config
li a5, DP_DC
sw a5, GPIO_BOP_OFFSET(s2) #SET
li a1, GPIO_MODE_PP_50MHZ
li s5, 0#16
jal gpio_pin_config
li s2, GPIO_BASE_ADDR_A#port A for SCL/SDA
li a5, DP_SCL
sw a5, GPIO_BOP_OFFSET(s2) #SET
li a1, GPIO_MODE_AF_PP_50MHZ
li s5, 5
jal gpio_pin_config
li a5, DP_SDA
sw a5, GPIO_BC_OFFSET(s2) #CLEAR
li a1, GPIO_MODE_AF_PP_50MHZ
li s5, 7
jal gpio_pin_config
li a5, RCU_BASE_ADDR
li a3, RCU_APB2RST_SPI0RST
lw a4, RCU_APB2RST_OFFSET(a5)
or a4, a4, a3
sw a4, RCU_APB2RST_OFFSET(a5)
not a3, a3
and a4, a4, a3
sw a4, RCU_APB2RST_OFFSET(a5)
li a5, SPI0_BASE_ADDR
li a3, ( DP_CLOCKDIV_WRITE | SPI_CTL0_BDEN | SPI_CTL0_BDOEN | SPI_CTL0_SWNSSEN | SPI_CTL0_SWNSS | SPI_CTL0_MSTMOD | SPI_CTL0_CKPL | SPI_CTL0_CKPH )
sw a3, SPI_CTL0_OFFSET(a5)
sw zero, SPI_CTL1_OFFSET(a5)
ori a3, a3, SPI_CTL0_SPIEN
sw a3, SPI_CTL0_OFFSET(a5)
li a0, 15
jal dp_udelay #delays a0 (a3,a4,a5)
#release reset
li s2, GPIO_BASE_ADDR_B
li s5, DP_RST
sw s5, GPIO_BOP_OFFSET(s2)
li a0, 120000
jal dp_udelay
jal dp_sleep_out
li a0, 120000
jal dp_udelay
#cs_enable = clear
li s2, GPIO_BASE_ADDR_B
li s5, DP_CS
sw s5, GPIO_BC_OFFSET(s2) #clear
li s0, lcd_init_data
cmd_loop:
#get counter first
lbu t0, 0(s0)
addi s0, s0, 1
#get cmd
lbu t1,0(s0)
beqz t1, init_done #0 terminated
addi s0, s0, 1
#now read and write data in a loop
#write cmd
mv a0, t1
jal dp__cmd
data_loop:
addi t0, t0, -1
beqz t0, this_cmd_done
lbu t1, 0(s0)
addi s0, s0, 1
mv a0, t1
jal dp__write #a4,a5,a0
j data_loop
this_cmd_done:
j cmd_loop
init_done:
jal dp_cs_disable
lw ra, 0(sp)
addi sp, sp, 16
ret
#==================================================
dp__write:
li a4, SPI0_BASE_ADDR
dp__write_loop:
lw a5, SPI_STAT_OFFSET(a4)
andi a5, a5, SPI_STAT_TBE
beqz a5, dp__write_loop
sw a0, SPI_DATA_OFFSET(a4) #write data in a0
ret
dp_sleep_out:
li a0, 0x11
j dp_cmd
dp_on:
li a0,41
j dp_cmd
dp_cmd:
addi sp, sp, -16
sw ra, 0(sp)
li a5, GPIO_BASE_ADDR_B
li a4, DP_CS
sw a4, GPIO_BC_OFFSET(a5)
jal dp__cmd
lw ra, 0(sp)
addi sp, sp, 16
j dp_cs_disable
dp_cs_disable:
li a4, SPI0_BASE_ADDR
dp_cs_disable_label:
lw a5, SPI_STAT_OFFSET(a4)
andi a5, a5, SPI_STAT_TRANS
bnez a5, dp_cs_disable_label #wait while (spi_transmitting())
li s5, GPIO_BASE_ADDR_B
li s4, DP_CS
sw s4, GPIO_BOP_OFFSET(s5) #SET
ret
dp__cmd:
li a4, SPI0_BASE_ADDR
dp__cmd_loop:
lw a5, SPI_STAT_OFFSET(a4)
andi a5, a5, SPI_STAT_TRANS #wait till spi transmission is over
bnez a5, dp__cmd_loop
li a5, GPIO_BASE_ADDR_B
li a3, DP_DC
sw a3, GPIO_BC_OFFSET(a5) #clear
sw a0, SPI_DATA_OFFSET(a4) #;write command
dp__cmd_loop2:
lw a5, SPI_STAT_OFFSET(a4)
andi a5, a5, SPI_STAT_TRANS #wait till spi transmission is over
bnez a5, dp__cmd_loop2 #data written?
li s5, GPIO_BASE_ADDR_B
li s4, DP_DC
sw s4, GPIO_BOP_OFFSET(s5) #SET
ret
dp_udelay:
li a5, MTIMER_BASE
lw a4, MTIMER_MTIME_LO_OFFSET(a5) # reference time
li a3, 27 #CORECLOCK/4.000.000 = 27 (108 Mhz) or 24 for 96 Mhz
mul a0, a0, a3 #us to clock count
dp_delay_wait_loop:
lw a3, MTIMER_MTIME_LO_OFFSET(a5)
sub a3, a3, a4 #now - reference time
bltu a3, a0, dp_delay_wait_loop
ret
#=================================================
gpio_pin_config:
# Func: gpio_init
# Arg: s2 = GPIO port base addr
# Arg: s5 = GPIO pin number
# Arg: a1 = GPIO config (4 bits)
# advance to CTL0
addi t0, s2, GPIO_CTL0_OFFSET
# if pin number is less than 8, CTL0 is correct
slti t1, s5, 8
bnez t1, gpio_config
# else we need CTL1 and then subtract 8 from the pin number
addi t0, t0, 4
addi s5, s5, -8
gpio_config:
# multiply pin number by 4 to get shift amount
slli s5,s5,2
# load current config
lw t1, 0(t0)
# align and clear existing pin config
li t2, 0b1111
sll t2, t2, s5
not t2, t2
and t1, t1, t2
# align and apply new pin config
sll a1, a1, s5
or t1, t1, a1
# store updated config
sw t1, 0(t0)
ret
#==========================================
lcd_init_data:
#format: count, command, data
bytes 1, 0x21 #display on
bytes 4, 0xb1, 0x05, 0x3a, 0x3a #Frame Rate Control (In normal mode/ Full colors)
bytes 4, 0xb2, 0x05, 0x3a, 0x3a #Frame Rate Control (In Idle mode/ 8-colors)
bytes 7, 0xb3, 0x05, 0x3a, 0x3a, 0x05, 0x3a, 0x3a #Frame Rate Control (In Partial mode/ full colors)
bytes 2, 0xb4, 0x03 #Display Inversion Control
bytes 4, 0xc0, 0x62, 0x02, 0x04 #Power Control 1
bytes 2, 0xc1, 0xc0 #Power Control 2
bytes 3, 0xc2, 0x0d, 0x00 #Power Control 3
bytes 3, 0xc3, 0x8d, 0x6a #Power Control 4
bytes 3, 0xc4, 0x8d, 0xee #Power Control 5
bytes 2, 0xc5, 0x0e #COM Control 1
bytes 17, 0xe0, 0x10, 0x0e, 0x02, 0x03 #Gamma (‘+’polarity) Correction Characteristics Setting
bytes 0x0e, 0x07, 0x02, 0x07
bytes 0x0a, 0x12, 0x27, 0x37
bytes 0x00, 0x0d, 0x0e, 0x10
bytes 17, 0xe1, 0x10, 0x0e, 0x03, 0x03 #Gamma ‘-’polarity Correction Characteristics Setting
bytes 0x0f, 0x06, 0x02, 0x08
bytes 0x0a, 0x13, 0x26, 0x36
bytes 0x00, 0x0d, 0x0e, 0x10
bytes 2, 0x36, 0xa8 #DP_MADCTL,Memory Data Access Control rientation 08, c8, 78, a8
#bytes 2, 0x3a, 0x03#, /* dp__mode444() */
bytes 2, 0x3a, 0x05#, /* dp__mode565() */
bytes 0 #end of data
#==========================================
align 2
mandelbrot:
#==========================================
#port A
BUTTON0 = 9#up
BUTTON1 = 10#down
BUTTON2 = 13#left
BUTTON3 = 14#right pull down initially? OCTL should be 1 for pull up
BUTTON4 = 15#fire
#gpio_pin_config(BUTTON0, GPIO_MODE_IN_PULL);
#gpio_pin_set(BUTTON0);
#if (!gpio_pin_high(BUTTON0)) ymin-=stepsize*scale;
#gpio_pin_port(pin)->ISTAT & (1U << gpio_pin_nr(pin));
#GPIO_ISTAT_OFFSET
#activate reset
li s2, GPIO_BASE_ADDR_A
li a5, ( (1<<BUTTON0) | (1<<BUTTON1) | (1<<BUTTON2) | (1<<BUTTON3) | (1<<BUTTON4) )
#sw a5, GPIO_OCTL_OFFSET(s2)
sw a5, GPIO_BOP_OFFSET(s2)
li a1, GPIO_MODE_IN_PULL
li s5, BUTTON0
jal gpio_pin_config
li a1, GPIO_MODE_IN_PULL
li s5, BUTTON1
jal gpio_pin_config
li a1, GPIO_MODE_IN_PULL
li s5, BUTTON2
jal gpio_pin_config
li a1, GPIO_MODE_IN_PULL
li s5, BUTTON3
jal gpio_pin_config
li a1, GPIO_MODE_IN_PULL
li s5, BUTTON4
jal gpio_pin_config
#li s5, DP_RST
#sw s5, GPIO_BC_OFFSET(s2) #CLEAR
#li a5, DP_DC
#sw a5, GPIO_BOP_OFFSET(s2) #SET
#li a1, GPIO_MODE_PP_50MHZ
#li s5, 0#16
#jal gpio_pin_config
#==========================================
li a5, GPIO_BASE_ADDR_B
li a4, DP_CS
sw a4, GPIO_BC_OFFSET(a5) #clear
#10 is basically the visible offset!
li a0,00 #col start confirmed
li a1,160 #col end confirmed
li a2,0 #row start
li a3,80 #row end
jal dp__setbox
#offset values
li t3,0 #xstart
li t4,0 #xend
li t5,0 #ystart
li t6,0 #yend
do_math:
#++++++++++++++++++++++++++++++++++++++++++++++
li a6,16384
li a7,268435456 # mandelbrot threshold
action_loop:
#fixpoint math with 2.13 bit precision.
li a1,-18337-1000+2000 #-0.7 * 2**13 - 3.0769*2**12)
li a2, 6869+1000 +2000
li a3, -10000
li a4, 10000
add a1,a1,t3
add a2,a2,t4
add a3,a3,t5
add a4,a4,t6
#s2=xstep
#s3=ystep
#s4 divider 5
li s4,5
sub s2,a2,a1 #(xmax-xmin)
div s2,s2,s4 #32/SCREEN_WIDTH = /5
sub s3,a4,a3 #(xmax-xmin)
div s3,s3,s4 #32/SCREEN_WIDTH = /5
li s5,0 #Y
loopy:
#s7 = q
mul s7,s5,s3 #y*ys
srai s7,s7,4 #/16
add s7,s7,a3 #+ymin
li s6,0 #X
loopx:
#s8 = p
mul s8,s6,s2 #x*xs
srai s8,s8,5 #/32
add s8,s8,a1 #+xmin
li s9,0#xn
li s10,0#x0
li s11,0#y0
li t2,32 #maxiter
innerloop:
#xn=mul((x0+y0),(x0-y0)) +p;
add t0,s10,s11
sub t1,s10,s11
mul s9,t0,t1
srai s9,s9,13
add s9,s9,s8
#y0=mul(32768,mul(x0,y0)) +q;
mul t0,s10,s11
srai t0,t0,13
mul s11,a6,t0
srai s11,s11,13
add s11,s11,s7
#x0=xn;
mv s10,s9
#((mul(xn,xn)+mul(y0,y0))<(65536)
mul t0,s9,s9 #xn**2
mul t1,s11,s11 #y0**2
add t0,t0,t1
bgt t0,a7, exitloop
addi t2,t2,-1
bne t2,zero,innerloop
exitloop:
mv a0,t2
jal dp__write #a5,a4,a0
jal dp__write
#next x
addi s6,s6,1
li t0,160
bne s6,t0,loopx
#next y
addi s5,s5,1
li t0,80
bne s5,t0,loopy
#++++++++++++++++++++++++++++++++++++++++++++++
#jal dp_cs_disable
end:
#if (!gpio_pin_high(BUTTON0)) ymin-=stepsize*scale;
#gpio_pin_port(pin)->ISTAT & (1U << gpio_pin_nr(pin));
#GPIO_ISTAT_OFFSET
li a1, GPIO_BASE_ADDR_A
lw a2, GPIO_ISTAT_OFFSET(a1)
li a3, (1 << BUTTON0)
and a4,a2,a3 #0 = triggered
beqz a4, joy_up
li a3, (1 << BUTTON1)
and a4,a2,a3 #0 = triggered
beqz a4, joy_down
li a3, (1 << BUTTON2)
and a4,a2,a3 #0 = triggered
beqz a4, joy_left
li a3, (1 << BUTTON3)
and a4,a2,a3 #0 = triggered
beqz a4, joy_right
j action_loop
joy_up:
li a3, (1 << BUTTON4)
and a4,a2,a3 #0 = triggered
beqz a4, joy_zoom_in
addi t5,t5,-200
addi t6,t6,-200
j j_done
joy_zoom_in:
addi t5,t5,-15*4
addi t6,t6,+15*4
addi t3,t3,-20*4
addi t4,t4,+20*4
j j_done
joy_down:
li a3, (1 << BUTTON4)
and a4,a2,a3 #0 = triggered
beqz a4, joy_zoom_out
addi t5,t5,+200
addi t6,t6,+200
j j_done
joy_zoom_out:
addi t5,t5,+15*4
addi t6,t6,-15*4
addi t3,t3,+20*4
addi t4,t4,-20*4
j j_done
joy_left:
addi t3,t3,-200
addi t4,t4,-200
j j_done
joy_right:
addi t3,t3,+200
addi t4,t4,+200
j j_done
j_done:
j action_loop